应用科学学报 ›› 2006, Vol. 24 ›› Issue (2): 111-114.

• 论文 •    下一篇

一种串行的有限域平方和算法及其VLSI结构

袁丹寿, 戎蒙恬, 李新天   

  1. 上海交通大学电子工程系, 上海 200030
  • 收稿日期:2004-12-07 修回日期:2005-03-27 出版日期:2006-03-31 发布日期:2006-03-31
  • 作者简介:袁丹寿,博士生,研究方向:数字集成电路设计,E-mail:ydsz1cn@sina.com;戎蒙恬,教授,博导,研究方向:通信系统优化IC设计,E-mail:rongmt@sjtu.edu.cn
  • 基金资助:
    国家"863"高技术研究发展计划资助项目(2003AA141040)

Serial Circuit Architecture for Power-Sum in GF(2m)

YUAN Dan-shou, RONG Meng-tian, LI Xin-tian   

  1. Department of Electronics Engineering, Shanghai Jiaotong University, Shanghai 200030, China
  • Received:2004-12-07 Revised:2005-03-27 Online:2006-03-31 Published:2006-03-31

摘要: 提出了一种迭代的有限域平方和算法,每次迭代完成一次比特乘法和模不可约多项式F(x)运算.基于此算法设计出了一种新的串行电路结构.它的面积复杂度和吞吐量分别为O(m)和1/m.与一些已提出的平方和电路结构相比,该结构具有低面积复杂度.它适合具有小面积要求的VLSI设计.此结构可用来计算指数和平方运算.

关键词: 加密, 有限域, 平方和, VLSI

Abstract: An iterative algorithm for computing power-sum in GF (2m) is proposed using polynomial basis.During each iteration step, one bit-vector polynomial multiplication and reduction modulo of irreducible polynomial are computed. Based on this algorithm, a new serial power-sum circuit architecture is designed, with area complexity of O(m), and throughput of one result per m clock cycle.Compared with existing power-sum architectures, the proposed method has small area complexity, thus well is suited to VLSI design of applications with small chip area requirements.The powersum architecture can be used to compute exponentiations and squares.

Key words: finite field, power-sum, cryptosystems, VLSI

中图分类号: